Book contents
- Frontmatter
- Contents
- Contributors
- Preface
- Section I CMOS circuits and technology limits
- 1 Energy efficiency limits of digital circuits based on CMOS transistors
- 2 Beyond transistor scaling: alternative device structures for the terascale regime
- 3 Benchmarking alternative device structures for the terascale regime
- 4 Extending CMOS with negative capacitance
- Section II Tunneling devices
- Section III Alternative field effect devices
- Section IV Spin-based devices
- Section V Interconnect considerations
- Index
- References
1 - Energy efficiency limits of digital circuits based on CMOS transistors
from Section I - CMOS circuits and technology limits
Published online by Cambridge University Press: 05 February 2015
- Frontmatter
- Contents
- Contributors
- Preface
- Section I CMOS circuits and technology limits
- 1 Energy efficiency limits of digital circuits based on CMOS transistors
- 2 Beyond transistor scaling: alternative device structures for the terascale regime
- 3 Benchmarking alternative device structures for the terascale regime
- 4 Extending CMOS with negative capacitance
- Section II Tunneling devices
- Section III Alternative field effect devices
- Section IV Spin-based devices
- Section V Interconnect considerations
- Index
- References
Summary
Overview
Over the past several decades, CMOS (complementary metal–oxide–semiconductor) scaling has come to be associated with dramatic and simultaneous improvements in functionality, performance, and energy efficiency. In particular, although the actual historical trends did not uniformly follow a single type of scaling, there was a relatively long period of “Dennard scaling” [1] during which the quadratic (with scale factor) improvements in transistor density were accompanied by a quadratic reduction in power per gate despite a linear increase in switching frequency. All of this was achieved by scaling the operating (i.e., supply) voltage of the circuitry linearly along with the lithographic dimensions of the transistor. Ideally, this would result in constant power consumption per unit chip area, making it relatively easy for chip architects and designers to exploit the increased transistor density with a fixed chip area (and hence power) to cram more functionality into a single die.
Unfortunately, however, as Dennard himself predicted, because of the fact that some intrinsic parameters associated with transistor operation – in particular, the thermal voltage kT/q – do not scale along with the lithographic dimensions, this type of scaling came to an end in the early 2000s. Up until that point, because leakage currents (and hence leakage energy) were essentially negligible, the transistor’s threshold voltage had been treated as a scaling parameter that could be reduced with no significant consequence. However, since leakage current depends exponentially on the threshold voltage, this type of scaling indeed eventually came to a halt.
- Type
- Chapter
- Information
- CMOS and BeyondLogic Switches for Terascale Integrated Circuits, pp. 3 - 13Publisher: Cambridge University PressPrint publication year: 2015
References
- 1
- Cited by