Hostname: page-component-848d4c4894-nr4z6 Total loading time: 0 Render date: 2024-05-12T21:45:59.356Z Has data issue: false hasContentIssue false

Self-aligned Process for SiC Power Devices

Published online by Cambridge University Press:  01 February 2011

Tomoko Borsa
Affiliation:
tomoko@truenano.comborsa@colorado.edu, TrueNano, Inc., Boulder, Colorado, United States
Bart Van Zeghbroeck
Affiliation:
bart@truenano.com, TrueNano, Inc., Boulder, Colorado, United States
Get access

Abstract

Silicon carbide is a semiconductor with desirable material properties, such as a wide bandgap and high thermal conductivity. It is an excellent material for constructing power switching devices operating in harsh environments where conventional semiconductors cannot adequately perform. One example of such a power device is a bipolar junction transistor (BJT). While the potential of the SiC BJT is recognized, appropriate techniques for producing devices is lacking due to its difficulty.

For example, in order to achieve a high voltage 4H-SiC BJT switch with nanosecond switching time, the device must have a low base resistance. The simulation results indicate that for an emitter width of 2.0 μm and a base width of 1.2 μm the distance between the two should be 0.4 μm or less to meet the requirement for base resistance. To produce the above-described geometries and spacing, it is desirable to construct the device in a self-aligned manner. Self-alignment in this context means that the relative spacing of features of the device, such as contacts, is automatically controlled by the processing sequence and process parameters, rather than by the careful alignment prior to exposure of a photo sensitive layer. For this purpose, we developed a novel self-aligned process for SiC BJT devices, that enables the fabrication of the design with high yield, as standard silicon self-aligned technique are not applicable.

The newly developed process starts with the deposition of the emitter contact metal, which provides the metal mask for the etching of the emitter ridges. Next, the wafer is planarized with photoresist and etched, so that only the emitter contacts are exposed. Electroless plating is then used to enlarge the contacts, and after removal of the resist, the plating provides an overhang, suitable for lift-off of the base contact metal. After the base contact metal deposition, the structure is planarized and etched, this time with a silicon dioxide layer, again exposing the plated emitter contacts and the lift-off step is the wet etching of the plated metal. The emitters are then all connected with a blanket wiring level, which also forms the base contact pad. This process is simpler and more robust than the process we developed to date. The main difference is the inclusion of a sacrificial lift-off overhang, created by electroless plating. It enables a well controlled overhang independent of steepness of the SiC ridge profile and the height of the emitter mesa. We successfully fabricated the overhang structure on 4H-SiC substrates.

In conclusion, we report the demonstration of a new self-aligned process, which provides a self-aligned emitter contact, a self-aligned base contact and eliminates the need for via holes smaller than the emitter stripe widths. We consider this new process a major improvement over existing processes to fabricate SiC BJT devices.

Type
Research Article
Copyright
Copyright © Materials Research Society 2010

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1 Neudeck, P. G., J. Electron. Mater., 24, 283 (1995).Google Scholar
2 Rea, L. S., Mater. in III-Nitride, SiC and Diamond Materials for Electronic Devices, edited by Gaskill, D. K., Brandt, C. D., and Nemanich, R. J., (Mater. Res. Soc. Symp. Proc. 423, San Fransicso, CA, 1996) pp. 37.Google Scholar
3 Perez-Wurfl, I., Krutsinger, R., Torvik, J. T., and Zeghbroeck, B. Van, Solid State Electron., 47, 229 (2003).Google Scholar
4 Xie, K., Flemish, J. R., Zhao, J. H., Buchwald, W. R. and Casas, L., Appl. Phys. Lett., 67, 368 (1995).Google Scholar
5 Hwang, B. J., and Lin, S. H., J. Electrochem. Soc., 142, 3749 (1995).Google Scholar
6 Mallory, G. O., in Electroless Plating – Fundamentals and Applications, ed. Mallory, G. O. and Hajdu, J. B. (William Andrew Publishing, 1990) p. 2.Google Scholar