Hostname: page-component-76fb5796d-vfjqv Total loading time: 0 Render date: 2024-04-26T02:18:16.923Z Has data issue: false hasContentIssue false

Scaling and Integration of High Performance Interconnects

Published online by Cambridge University Press:  10 February 2011

Simon Yang*
Affiliation:
Portland Technology Development, Intel Corporation, 2501 n.w. 2 2 9TH Street, Hillsboro, OR 97124
Get access

Abstract

Interconnect delay is believed to have a dominating impact on the speed of large logic circuits (such as micro-processors) when the Si technology is scaled into sub- 0.25um generations. In this paper, we analyzed interconnect scaling issues based on leading micro-processor trend data, simple RC delay model and the “Rents' rule”. It was concluded that, in order to not limit the speed of large logic circuits, “fat” metal wires need to be used for upper metal layers, which will lead to a rapid increase of required number of metal layers (>10) for sub-0.25um technology generations. Introducing Cu and low ε interconnect system can delay this rapid increase by ∼1 generation. Creating multiple clock frequencies in large logic chips and reducing the size of high frequency islands appears effective in containing the interconnection delay problem. Therefore, the proposed interconnection scaling/development strategy is to introduce Cu and low ε dielectric into manufacturing in next 1∼3 generation (0.25um∼0.13um), develop low cost and high yield interconnect system to enable ∼10 interconnect layers, and improve circuit design methodology to reduce high frequency island size.

Type
Research Article
Copyright
Copyright © Materials Research Society 1998

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

REFERENCES

1. Bohr, M.T., Technical Digest of International Electron Devices Meeting, 1995, p.241 Google Scholar
2. Edelstein, D.C., Sai-Halasz, G.A., Mii, Y.-J., IBM J. RES. DEVELOP. VOL.39, p.383 (1995)Google Scholar
3. Davis, J.A., De, V.K., and Meindl, J.D., 1996 Electronic Components and Technology Conference, p.1002.Google Scholar
4. Bakoglu, H.B., Circuits, Interconnections, and Packaging for VLSI, Addison-Wesley Publishing Co., 1990, p.198204.Google Scholar
5. Cotter, J.E. and Christie, P., IEEE Trans. On Circuits and Systems, VOL.38, NO.3, p.317 (1991).Google Scholar
6. Intel internal communication.Google Scholar