Hostname: page-component-76fb5796d-45l2p Total loading time: 0 Render date: 2024-04-26T06:03:52.847Z Has data issue: false hasContentIssue false

Modeling of Aspect Ratio Dependent Etching in an Inductively Coupled Plasma

Published online by Cambridge University Press:  15 February 2011

J.S. Han
Affiliation:
Center for Integrated Systems Stanford, CA 94305.
J.P. McVittie
Affiliation:
Center for Integrated Systems Stanford, CA 94305.
Get access

Abstract

SPEEDIE is used to simulate aspect ratio dependent etching of silicon dioxide in an inductively coupled plasma. Overhang test structures and standard via/trench structures are etched in the system under standard processing conditions. Results from the overhang test structure yield information about the ion angular distribution and aid in the development of the model. The simultaneous etching and deposition model includes such effects as ion enhanced polymer deposition, angle dependent polymer sputtering, Langmuir adsorption saturation model, and surface dependent sticking probability. The model is able to capture all the lag trends, defined as the difference in etch rate for different aspect ratios, and profiles accurately.

Type
Research Article
Copyright
Copyright © Materials Research Society 1995

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

REFERENCES

1 Marks, J., Collins, K., Yang, C. L., Groechel, D., Keswick, P., and Arleo, P., Proceedings of SEMI Technology Symposium 93, pp. 421, (1993)Google Scholar
2 Bariya, A. J., Ph.D. Thesis, Center for Integrated Systems, Stanford University, 1990 Google Scholar
3 Oehrlein, G. S., Zhang, Y., Vender, D., Haverlag, M., J. Vac. Sci. Tech. A, 12 (2), Mar/Apr 1994 Google Scholar
4 Barklund, A., Thesis, Electronis Dept. of Technology, Uppsala Univ., 1992 Google Scholar
5 Mayer, T. M. and Barker, R. A., J. Vac. Sci. Tech., 21 (3), Sept/Oct 1982, pg 757 Google Scholar
6 McVittie, J. P. and Saraswat, K. C., (Stanford Profile Emulator for Etching and Deposition in IC Engineering) SPEEDIE User’s Manual ver.2.5, Stanford University, Stanford, CA 94305Google Scholar
7 Vitkavage, D. J., Kornblit, A., Nicholas, R. A., Favreau, D. P., Tegal Seminar, 1991 Google Scholar