Hostname: page-component-848d4c4894-xfwgj Total loading time: 0 Render date: 2024-06-30T12:31:16.296Z Has data issue: false hasContentIssue false

Fabrication and Performance Limits of Sub-0.1 µm Cu Interconnects

Published online by Cambridge University Press:  17 March 2011

T. S. Kuan
Affiliation:
Department of Physics, University at Albany, State University of New York, Albany, NY 12222
C. K. Inoki
Affiliation:
Department of Physics, University at Albany, State University of New York, Albany, NY 12222
G. S. Oehrlein
Affiliation:
Department of Physics, University at Albany, State University of New York, Albany, NY 12222
K. Rose
Affiliation:
Department of Electrical, Computer and Systems Engineering, Rensselaer Polytechnic Institute, Troy, NY 12180
Y. –P. Zhao
Affiliation:
Department of Physics, Rensselaer Polytechnic Institute, Troy, NY 12180
G. –C. Wang
Affiliation:
Department of Physics, Rensselaer Polytechnic Institute, Troy, NY 12180
S. M. Rossnagel
Affiliation:
IBM T. J. Watson Research Center, Yorktown Heights, NY 10598
C. Cabral
Affiliation:
IBM T. J. Watson Research Center, Yorktown Heights, NY 10598
Get access

Abstract

As the on-chip interconnect linewidth and film thickness shrink below 0.1 µm, the size effect on Cu resistivity becomes important, and the electrical performance deliverable by such narrow metal lines needs to be assessed critically. From the fabrication viewpoint, it is also crucial to determine how structural parameters affect resistivity in the sub-0.1 µm feature size regime. To evaluate the scaling of resistivity with thickness, we have fabricated a series of Ta/Cu/Ta/SiO2 thin film structures with Cu thickness ranging from 1 µm to 0.02 µm. These test structures revealed a far larger (∼2.3 ×) size effect than that expected from surface scattering. We have also fabricated test structures containing 50-nm-wide Cu lines wrapped in Ta-based liners and embedded in insulating SiO2 using e-beam lithography, high-density plasma etching, ionized PVD Cu deposition, and chemical-mechanical planarization processes. Direct current (16 nA) resistance measurements from these 50-nm-wide Cu lines have also shown a higher- than-expected distribution of resistivity. Cross-sectional TEM and surface AFM observations suggest that the observed extra resistivity increase can be attributed to small grain sizes in ultra- thin Cu films and to Cu/Ta interface roughness. Monte Carlo simulations are used to quantify the extra resistivity resulting from interface roughness.

Type
Research Article
Copyright
Copyright © Materials Research Society 2000

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1. The National Technology Roadmap for Semiconductors (Semiconductor Industry Association, San Jose, CA, 1999).Google Scholar
2. Fuchs, K., Proc. Cambridge Phil. Soc. 34, 100 (1938).10.1017/S0305004100019952Google Scholar
3. Lucas, M. S. P., J. Appl. Phys. 36, 1632 (1965).10.1063/1.1703100Google Scholar
4. MacDonald, D. K. C. and Sarginson, K., Proc. Roy. Soc. London A203, 223 (1950).Google Scholar
5. Dingle, R. B., Proc. Roy. Soc. London A201, 545 (1950).Google Scholar
6. Isaeva, R. V., Soviet Phys. JETP Letters English Transl. 4, 209 (1966).Google Scholar
7. Reynolds, F. W. and Stilwell, G. R., Phys. Rev. 88, 418 (1952).10.1103/PhysRev.88.418.2Google Scholar
8. Hsu, Y., Standaert, T. E. F. M., Oehrlein, G. S., Kuan, T. S., Sayre, E., Rose, K., Lee, K. Y., and Rossnagel, S. M., J. Vac. Sci. Technol. B16, 3344 (1998).10.1116/1.590379Google Scholar
9. Mayadas, A. F. and Shatzkes, M., Phys. Rev. B1, 1382 (1970).10.1103/PhysRevB.1.1382Google Scholar