Hostname: page-component-7479d7b7d-q6k6v Total loading time: 0 Render date: 2024-07-12T07:25:44.925Z Has data issue: false hasContentIssue false

Comparison of Device Performance Fabricated on Thick So and Bulk Wafers

Published online by Cambridge University Press:  10 February 2011

A. Sasaki
Affiliation:
Silicon Device R&D Department, Nippon Motorola Ltd., 2-9-1, Akedori, Izumi-ku, Sendai-shi, Miyagi-ken, JAPAN 981-3206 R32029@email.sps.mot.com
E. Mitsuhida
Affiliation:
Silicon Device R&D Department, Nippon Motorola Ltd., 2-9-1, Akedori, Izumi-ku, Sendai-shi, Miyagi-ken, JAPAN 981-3206 R32029@email.sps.mot.com
H. Abe
Affiliation:
Silicon Device R&D Department, Nippon Motorola Ltd., 2-9-1, Akedori, Izumi-ku, Sendai-shi, Miyagi-ken, JAPAN 981-3206 R32029@email.sps.mot.com
Y Yoshii
Affiliation:
Silicon Device R&D Department, Nippon Motorola Ltd., 2-9-1, Akedori, Izumi-ku, Sendai-shi, Miyagi-ken, JAPAN 981-3206 R32029@email.sps.mot.com
Get access

Abstract

We have investigated the surface quality of thick 10μm Silicon-On-Insulator (SOI) wafers by comparing CMOS device performance and reliability of SOI wafers with those of bulk wafers. Large scale CMOS circuits, microcontrollers with 12Kbyte ROM and 512byte EEPROM, were fabricated on thick SOI wafers and on bulk wafers, and device performance and reliability were evaluated by means of functional tests and acceleration tests. A significant difference was observed only in the ROM bit-map failure analysis in the functional tests, in which the number of single bit failures (defined as a chain of up to 4 adjacent bit failures) was more evident on ROM fabricated on the thick SOI than that fabricated on bulk wafers. The result indicates that the crystal defects introduced by the initial oxygen concentration and excess film stress of the SiO interlayer may cause single bit failures. The SOI wafers were prepared by Direct Wafer Bonding 2(DWB) and a mechanical polishing technique to form a 10μm active silicon layer and a 625μm silicon substrate, which sandwiches a 0.25μm SiO2 interlayer. Thick SOI wafers such as these are becoming a promising material for one-chip integration of CMOS devices and Micro Electrical Mechanical System (MEMS) devices.

Type
Research Article
Copyright
Copyright © Materials Research Society 1998

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1. Colinge, J.P., Silicon-on-Insulator Technology: Materials to VLSI, (Kluwer Academic Publisher, 1991), pp.89.Google Scholar
2. Inoue, Y. and Yamaguchi, Y., Applied Physics 64, 1104 (1995).Google Scholar
3. Yoshii, Y., Nakajo, A., Abe, H., Ninomiya, K., Miyashita, H., Sakurai, N., Kosuge, M. and Hao, S., Transducers '97, 4D3. 1OP.Google Scholar
4. Nakamura, T., Japan Patent No. 178679 (26 July 1961).Google Scholar
5. Maszara, W.P, Goetz, G., Caviglia, A. and Mckitterick, J.B., J. Appl. Phys. 64, 4943 (1988).Google Scholar
6. Chou, N., Eldrodge, J., J. Electrochem. Soc., 117, 1287 (1970)Google Scholar
7. Yamabe, K., Taniguchi, K., Matsushita, Y, Proc. Int. Reliability Phys. Symp., 184 (1983)Google Scholar
8. Mitani, K., in Science of Silicon, edite by Ohmi, T. (Realize Inc Publisher, 1996) pp.459466.Google Scholar