

ATOMIC LAYER DEPOSITION FOR EMERGING THIN-FILM MATERIALS AND APPLICATIONS

# Multilevel memory and synaptic characteristics of a-IGZO thin-film transistor with atomic layer–deposited Al<sub>2</sub>O<sub>3</sub>/ZnO/Al<sub>2</sub>O<sub>3</sub> stack layers

Dan-Dan Liu<sup>1</sup>, Junxiang Pei<sup>1</sup>, Lingkai Li<sup>1</sup>, Jingyong Huo<sup>1</sup>, Xiaohan Wu<sup>1</sup>, Wen-Jun Liu<sup>1</sup>, Shi-Jin Ding<sup>1,a)</sup>

<sup>1</sup>State Key Laboratory of ASIC and System, School of Microelectronics, Fudan University, Shanghai 200433, China <sup>a)</sup>Address all correspondence to this author. e-mail: sjding@fudan.edu.cn This paper has been selected as an Invited Feature Paper. Received: 31 August 2019; accepted: 4 November 2019

A multilevel nonvolatile memory based on an amorphous indium–gallium–zinc oxide thin-film transistor is successfully demonstrated by using an atomic layer–deposited ZnO film as a charge trapping layer. The memory device shows a much higher erasing efficiency at a negative bias, i.e., after erasing at –13 V for 1  $\mu$ s, the threshold voltage shift is as large as –7.4 V. In the case of 13 V/1  $\mu$ s programming (P) and –12 V/1  $\mu$ s erasing (E), the device demonstrates an ON/OFF readout drain current ( $I_{DS}$ ) ratio of ~10<sup>3</sup> after 10<sup>5</sup> s, and a large and stable ON/OFF  $I_{DS}$  ratio of ~10<sup>6</sup> till 10<sup>4</sup> of P/E cycles. Furthermore, multilevel memory characteristics are also demonstrated on the device, showing an  $I_{DS}$  ratio of >10<sup>2</sup> for 4 different states. Additionally, the device also successfully demonstrates typical synaptic behaviors, such as excitatory and inhibitory postsynaptic current with different memory times at different memory states.

## Introduction

Recently, amorphous indium-gallium-zinc-oxide (a-IGZO) thin-film transistor (TFT) nonvolatile memories have been widely researched as next-generation memory devices for flexible electronics and transparent panel systems [1, 2, 3, 4]. This is because a-IGZO has many advantages over conventional amorphous or polycrystalline silicon, such as high electron mobility, good uniformity, low processing temperature, and visible light transparency [5]. However, the a-IGZO TFT memory cannot be electrically erased by injecting holes into the charge storage layer from its channel, since a-IGZO is a natural n-type semiconductor and hole conduction is hard to generate under negative gate biasing [6, 7, 8]. Although light erasing [8, 9] or light-assisted electrical erasing [7] was reported to improve the erasing efficiency of the devices, electrical erasure with a high efficiency is eagerly desired for a-IGZO TFT memory from the viewpoint of practical application. Recently, some researchers reported that the a-IGZO TFT memories with an IGZO or ZnO charge trapping layer (CTL) exhibited electrically erasable characteristics [10, 11, 12]. However, most of them demonstrated an erasing bias as high as -20 V and a relatively long erasing time even up to 1 s [11, 12]. Moreover, it was also reported that the a-IGZO TFT memory with an a-IGZO CTL could be erased under a gate bias of 12 V and a high drain bias of 10 V, a threshold voltage shift ( $\Delta V_{\rm th}$ ) of -3.88 V is obtained for an erasing duration of 10 ms [13]. All these practices will cause concerns about power consumption.

On the other hand, the demand for low-cost and highdensity storage devices is pushing the physical scaling in charge trapping flash (CTF)-type memory devices. Thus, multilevel memory per cell is an urgent requirement in existing memory technology to increase the memory capacity without the need of stringent scaling. Furthermore, multi-functionalization of one device can improve circuit integration and reduce space occupation. In the past few years, synaptic devices that can emulate the signal transfer behaviors of the biological synapses have been paid more attention, which is ascribed to the necessity of the synaptic devices for building up the neuromorphic electronic systems [14, 15]. Therefore, it is meritorious to explore whether the a-IGZO TFT device can realize both memory and synaptic functions.

https://doi.org/10.1557/jmr.2019.355 Published online by Cambridge University Press





Figure 1: (a) The programming characteristics of the a-IGZO TFT memory device under various positive gate biases. (b) The erasing characteristics of the programmed device under various negative gate biases.



**Figure 2:** Variations of  $l_{\rm DS}$  as a function of pulse width for the memory devices in ON and OFF states. The programming voltage corresponding to the OFF state was fixed at 13 V, and the erasing voltage corresponding to the ON state was kept at -8 V. The inset shows the successive programming and erasing characteristics of the device.

In this article, a novel multilevel a-IGZO TFT memory cell is successfully demonstrated by using atomic layer-deposited  $Al_2O_3/ZnO/Al_2O_3$  multilayers, where the ZnO layer acts as a CTL. In particular, the device exhibits a superior erasing efficiency under negative gate biasing. Moreover, the memory cell also demonstrates interesting synaptic behaviors.

## **Results and discussion**

Figure 1 shows the programming and erasing characteristics of the a-IGZO TFT memory device under various gate biases. In terms of programming, the transfer curve moves gradually toward a positive bias as a function of programming voltage while keeping the programming time at 1 µs. The resulting



**Figure 3:** Dependence of  $I_{DS}$  on time for the memory devices in the ON and OFF states, which were obtained by applying -12 V/1  $\mu$ s and 13 V/1  $\mu$ s pulses to the gate, respectively. The  $I_{DS}$  was measured under  $V_{GS} = 0$  V and  $V_{DS} = 0.1$  V at room temperature.

 $\Delta V_{\rm th}$  relative to the fresh device increased from 0.3 to 2.3 V as the programming voltage increased from 9 to 13 V, followed by a programming saturation, as shown in Fig. 1(a). The number of electrons captured by the CTL was calculated to be 8.5 ×  $10^{22}$ /cm<sup>2</sup> according to Eq. (1) [16]:

$$Q = C_{\rm ci} \,\Delta \,V_{\rm th} \quad , \tag{1}$$

where Q is the stored electron density captured by the CTL,  $\Delta V_{\text{th}}$  is the memory window, and  $C_{\text{ci}}$  is the gate dielectric capacitance per unit area. Such a significant  $\Delta V_{\text{th}}$  suggests that considerable electrons from the n-type a-IGZO channel are injected into the ZnO CTL. Figure 1(b) shows the electrical erasing characteristics of the programmed device as a function of erasing voltage. As the erasing bias is enhanced from -9 to





**Figure 4:** Variations of  $I_{DS}$  as a function of P/E cycles for the memory device. The P and E conditions correspond to 13 V/1  $\mu$ s and -12 V/1  $\mu$ s, respectively. The readout drain current ( $I_{DS}$ ) was measured under  $V_{GS} = 0$  V and  $V_{DS} = 0.1$  V at room temperature.

**TABLE I:** Comparison of the ON/OFF of various a-IGZO TFT memories with different gate stacks.

| Gate stack                                                          | Erasing conditions | ON/OFF I <sub>DS</sub> ratio | Ref.     |
|---------------------------------------------------------------------|--------------------|------------------------------|----------|
| Al <sub>2</sub> O <sub>3</sub> /IGZO/Al <sub>2</sub> O <sub>3</sub> | -20 V/1 s          | 10 <sup>6</sup>              | [10]     |
| Al <sub>2</sub> O <sub>3</sub> /IGZO/Al <sub>2</sub> O <sub>3</sub> | -14 V/1 s          | 10 <sup>6</sup>              | [17]     |
| Al <sub>2</sub> O <sub>3</sub> /ZnO/Al <sub>2</sub> O <sub>3</sub>  | -20 V/100 ms       | 10 <sup>7</sup>              | [18]     |
| Al <sub>2</sub> O <sub>3</sub> /ZnO/Al <sub>2</sub> O <sub>3</sub>  | -20 V/1 s          | 10 <sup>8</sup>              | [12]     |
| SiO <sub>2</sub> /ZnO/SiO <sub>2</sub>                              | 6 V/1 s            | 10 <sup>3</sup>              | [19]     |
| Al <sub>2</sub> O <sub>3</sub> /ZnO/Al <sub>2</sub> O <sub>3</sub>  | —12 V/1 μs         | 10 <sup>6</sup>              | Our work |

-13 V, the transfer curve shifts in the direction of a negative bias. After erasing at -13 V for 1 µs, a  $\Delta V_{th}$  as large as -7.4 V is achieved. The number of positive charge captured by the CTL was calculated to be  $2.7 \times 10^{23}$ /cm<sup>2</sup>. These results illustrate superior electrically erasable characteristics of the memory devices. Furthermore, an erasing saturation also appears when the erasing bias increases to -12 V.

Figure 2 shows dependence of the readout drain current  $(I_{\rm DS})$  of the memory on pulse width under programming and erasing modes. In terms of programming at 13 V, the programmed device exhibits a small  $I_{\rm DS}$  (i.e., less than 1 imes $10^{-11}$  A) when the gate bias is zero. This is because the trapped electrons in the CTL repel electrons in the channel, thus reducing the electron concentration in the channel. With respect to erasing at -8 V, the erased device shows a large  $I_{\rm DS}$  (i.e., larger than 1 imes 10<sup>-8</sup> A) when the gate bias is zero. This should be attributed to the trapped positive charges in the CTL, which induces additional electrons in the channel, hence increasing the electron concentration in the channel. Therefore, the former is defined as an OFF state, corresponding to a programmed device, and the latter is defined as an ON state, corresponding to an erased device. Furthermore, as the pulse width increases from  $1 \times 10^{-6}$  to  $5 \times 10^{-3}$  s, the  $I_{\rm DS}$  in the



**Invited Feature Paper** 

**Figure 5:** The multilevel memory performance of the devices: (a) mutual switching between "11" and "10", "11" and "01", and "11" and "00," respectively; (b) continuous switching from "11"  $\rightarrow$  "10"  $\rightarrow$  "01"  $\rightarrow$  "00", and vice versa.

OFF state does not show an evident variation trend. However, the  $I_{\rm DS}$  in the ON state demonstrates a gradual increase with the pulse width, i.e.,  $I_{\rm DS}$  rises from  $2 \times 10^{-8}$  to  $6.5 \times 10^{-7}$  A with increasing the pulse width from  $1 \times 10^{-6}$  to  $5 \times 10^{-3}$  s. That is, the ON/OFF  $I_{\rm DS}$  ratio increases from  $\sim 10^4$  to  $\sim 10^6$ , which means an increasing memory window as a function of pulse width. Furthermore, the inset in Fig. 2 indicates that the memory device can be easily switched between the programmed state and erased state, demonstrating a large memory window of 3 V after 13 V/1 µs programming and -8 V/2 µs erasing.

Figure 3 shows the memory retention characteristics by monitoring time-dependent  $I_{\rm DS}$  in the ON and OFF states. In terms of 13 V/1 µs programming and -12 V/1 µs erasing, the ON/OFF  $I_{\rm DS}$  ratio still remains  $\sim 10^3$  after  $10^5$  s. Figure 4 shows the endurance characteristics of the memory as a function of P/ E cycles. In the case of the above-mentioned P/E conditions, the device exhibits a stable and large memory window, i.e., the ON/OFF  $I_{\rm DS}$  ratio is as large as  $\sim 10^6$  till  $10^4$  of P/E cycles. Table I compares the erasing characteristics of various reported a-IGZO TFT memories and the current device. It is found that





**Figure 6:** (a) Typical IPSC curve recorded from the memory device corresponding to "10" state in response to one positive presynaptic spike (3 V/20 ms); (b) typical EPSC curve recorded from the memory device corresponding to "10" state in response to one negative pre-synaptic spike (-3 V/20 ms); (c) normalized IPSC ( $-\Delta I_{PSC}/I_{initia}$ ) for different memory state; and (d) normalized EPSC ( $\Delta I_{EPSC}/I_{initia}$ ) for different memory states.

our device exhibits a much higher erasing efficiency under a low bias (–12 V) and a short time (1  $\mu s).$ 

A multilevel memory cell is also demonstrated for the devices, as shown in Fig. 5(a). After programming at 13 V for 1 µs, the fresh device becomes the "11" state corresponding to an  $I_{\rm DS}$  of  $\sim 1 \times 10^{-12}$  A. Subsequently, the device is erased at -4 V for 3 µs and becomes the "10" state corresponding to an  $I_{\rm DS}$  of  $\sim 1 \times 10^{-10}$  A. When the erased device is reprogrammed at 13 V for 1 µs, it recovers to the "11" state again. If the erasing bias is enhanced to -8 V, the resulting  $I_{\rm DS}$  increases to 2  $\times$  $10^{-8}\ A$  for 3  $\mu s$  of erasing time, defined as "01" state. If the erasing bias is enhanced to -12 V, the  $I_{\rm DS}$  increases to 2 imes $10^{-6}$  A for 1 µs erasing time, labeled as the "00" state. Therefore, four states per cell with an enough large  $I_{DS}$  ratio  $(\geq \sim 10^2)$  between any two states are achieved by adjusting erasing conditions. Furthermore, continuous switching among these states is also illustrated in Fig. 5(b). The memory device can be switched from "11"  $\rightarrow$  "10"  $\rightarrow$  "01"  $\rightarrow$  "00" state, and vice versa. For example, the "11" state is switched to the "10" state after erasing at -4 V for 3  $\mu$ s. Following erasing at -6 V

for 2  $\mu$ s, the "10" state can be further switched to the "01" state. It is worth mentioning that the  $I_{\rm DS}$  corresponding to different states can be modulated by well-engineering programming and erasing operations to achieve desired current levels to detect different electrical memory states.

Recently, synaptic devices have attracted much attention because of their potentials in neuromorphic electronic systems. Therefore, it is of significance to explore whether the a-IGZO TFT memory can be used for synaptic transistors, especially under different memory states. To investigate the synapseemulating behaviors of the a-IGZO TFT memory, a presynaptic spike needs to be applied to the bottom gate of the device while the drain current of the device is measured as a function of time at some source-drain voltage ( $V_{\rm ds}$ ). Thus, the resulting drain current is defined as an inhibitory postsynaptic current (IPSC). Similarly, if a negative presynaptic spike (-3 V/20 ms) is applied to the back gate, the resulting drain current is defined as an excitatory postsynaptic current (EPSC). Figures 6(a) and 6(b) show the typical IPSC and EPSC of the memory device associated with "10" state in response to presynaptic spikes of 3



V/20 ms and -3 V/20 ms, respectively, at  $V_{\rm ds} = 50$  mV. In general, the interface traps between the a-IGZO channel and the Al<sub>2</sub>O<sub>3</sub> gate dielectric can capture electrons under a positive presynaptic spike, and this leads to a decrease in the drain current. After removal of the spike, the captured electrons are gradually de-trapped, hence resulting in a gradual recovery of IPSC toward the initial drain current, as indicated in Fig. 6(a). Furthermore, it is reported that neutral oxygen vacancies in a-IGZO act as shallow donors, and under a negative gate bias, some neutral oxygen vacancies (V<sub>O</sub>) in the a-IGZO channel become positively charged due to lowering of the Fermi level for electrons  $(E_{\rm F})$  at the surface of the a-IGZO channel [20]. Thus, the negative presynaptic spike can give rise to accumulation of positively charged oxygen vacancies at the a-IGZO/ Al<sub>2</sub>O<sub>3</sub> interface, thus increasing the drain current, as shown in Fig. 6(b). After the negative spike, the resulting EPSC exhibits very small attenuation. This could be attributed to low-speed departure of positively charged oxygen vacancies from the interface. In the current experiment, it is much interesting to find that both the IPSC and EPSC curves of the devices exhibit obvious difference for different memory states, as shown in Figs. 6(c) and 6(d). As the memory state changes from "11"  $\rightarrow$ "10"  $\rightarrow$  "01"  $\rightarrow$  "00", both the normalized IPSC and EPSC decrease gradually. This should be related to the amount and type of charges trapped in the ZnO layer under different memory state, which further interact with the presynaptic spike, finally determining the electron concentration in the channel. In a word, the a-IGZO TFT memory successfully demonstrates the emulation of synaptic behaviors and exhibits tunable EPSC/IPSC properties along with various memory states.

# Conclusion

The multilevel a-IGZO TFT memory cell is achieved by using atomic layer deposition (ALD) ZnO as a CTL. The device shows a much higher erasing efficiency at a negative bias, as compared with conventional a-IGZO TFT-based memories, which exhibited poor erasing characteristics. The device exhibits good endurance and promising retention characteristics. Additionally, typical synaptic behaviors including EPSC and IPSC with different memory times at different memory states were also successfully demonstrated.

# **Methods**

A cleaned p-type Si(100) wafer ( $\rho = 0.001-0.005 \ \Omega \ cm$ ) was used as the starting substrate, which served as the back gate of the device. Then, multilayers of Al<sub>2</sub>O<sub>3</sub> (35 nm)/ZnO (20 nm)/Al<sub>2</sub>O<sub>3</sub> (8 nm) were successively deposited by ALD, which were used as the blocking layer, CTL, and tunneling layer, respectively. Herein, the precursors for ALD Al<sub>2</sub>O<sub>3</sub> and ZnO films were Al(CH<sub>3</sub>)<sub>3</sub>/H<sub>2</sub>O and  $Zn(C_2H_5)_2/H_2O$ , respectively. After that, a 40 nm a-IGZO film was deposited by radio frequency magnetron sputtering at room temperature using an InGaZnO<sub>4</sub> target under the conditions, i.e., Ar = 50 sccm, power = 110 W, and working pressure = 0.87 Pa. Subsequently, the active channel was defined by photolithograph and wet etch, and then 30 nm Ti/70 nm Au bilayer electrodes were formed by e-beam evaporation and lift-off technique. Finally, the fabricated device was annealed at 250 °C in O<sub>2</sub> for 5 min.

Electrical measurements were performed on the devices with a channel length ( $L = 10 \ \mu m$ )/width ( $W = 60 \ \mu m$ ) using a semiconductor device analyzer (Agilent B1500A) at room temperature.

# **Acknowledgments**

The authors would like to acknowledge the financial support in part by the National Natural Science Foundation of China (Grant No. 61874029), and in part by the National Key Technologies Research and Development Program of China (Grant No. 2015ZX02102-003).

## References

- T. Iwasaki, N. Itagaki, T. Den, H. Kumomi, K. Nomura,
   T. Kamiya, and H. Hosono: Combinatorial approach to thin-film transistors using multicomponent semiconductor channels: An application to amorphous oxide semiconductors in In–Ga–Zn–O system. *Appl. Phys. Lett.* **90**, 488 (2007).
- J. Jang, J.C. Park, D. Kong, M.K. Dong, J.S. Lee, B.H. Sohn,
   H. Cho, and D.H. Kim: Endurance characteristics of amorphous-InGaZnO transparent flash memory with gold nanocrystal storage layer. *IEEE Trans. Electron Devices* 58, 3940 (2011).
- **3. A. Suresh, S. Novak, P. Wellenius, V. Misra, and J.F. Muth**: Transparent indium gallium zinc oxide transistor based floating gate memory with platinum nanoparticles in the gate dielectric. *Appl. Phys. Lett.* **94**, 123501 (2009).
- 4. W.T. Chen and H.W. Zan: High-performance light-erasable memory and real-time ultraviolet detector based on unannealed indium-gallium-zinc-oxide thin-film transistor. *IEEE Electron Device Lett.* 33, 77 (2012).
- K. Nomura, T. Kamiya, H. Yanagi, E. Ikenaga, K. Yang,
   K. Kobayashi, M. Hirano, and H. Hosono: Subgap states in transparent amorphous oxide semiconductor, In-Ga-Zn-O, observed by bulk sensitive X-ray photoelectron spectroscopy. *Appl. Phys. Lett.* 92, 202117 (2008).
- 6. Y. Li, Y. Pei, R. Hu, Z. Chen, Y. Ni, J. Lin, X. Zhang, Z. Chen, J. Liang, B. Fan, G. Wang, and H. Duan: Charge trapping memory characteristics of amorphous-indium-gallium-zinc oxide thin-film transistors with defect-engineered alumina dielectric. *IEEE Trans. Electron Devices* 62, 1184 (2015).



- S. Chen, W.P. Zhang, X.M. Cui, Q.Q. Sun, and W. Zhang: Monochromatic light-assisted erasing effects of In–Ga–Zn–O thin film transistor memory with Al<sub>2</sub>O<sub>3</sub>/Zn-doped Al<sub>2</sub>O<sub>3</sub>/Al<sub>2</sub>O<sub>3</sub> stacks. *Appl. Phys. Lett.* 104, 143502 (2014).
- X.M. Cui, S. Chen, S.J. Ding, Q.Q. Sun, T. Nyberg, S.L. Zhang, and W. Zhang: Unique UV-erasable In–Ga–Zn–O TFT memory with self-assembled Pt nanocrystals. *IEEE Electron Device Lett.* 34, 1011 (2013).
- S. Chen, X.M. Cui, S.J. Ding, and Q.Q. Sun: Novel Zn-doped Al<sub>2</sub>O<sub>3</sub> charge storage medium for light-erasable In–Ga–Zn–O TFT memory. *IEEE Electron Device Lett.* 34, 1008 (2013).
- 10. D.J. Yun, H.B. Kang, and S.M. Yoon: Process optimization and device characterization of nonvolatile charge trap memory transistors using In–Ga–ZnO thin films as both charge trap and active channel layers. *IEEE Trans. Electron Devices* 63, 3128 (2007).
- S.J. Kim, M.J. Park, D.J. Yun, W.H. Lee, G.H. Kim, and S.M. Yoon: High performance and stable flexible memory thinfilm transistors using In–Ga–Zn–O channel and ZnO charge-trap layers on poly(ethylene naphthalate) substrate. *IEEE Trans. Electron Devices* 64, 1557 (2016).
- 12. J.Y. Bak, M.K. Ryu, S.H.K. Park, C.S. Hwang, and S.M. Yoon: Impact of charge-trap layer conductivity control on device performance of top-gate memory thin-film transistors using IGZO channel and ZnO charge-trap layer. *IEEE Trans. Electron Devices* 61, 2404 (2014).
- H. Yin, S. Kim, H. Lim, Y. Min, C.J. Kim, I. Song, J. Park,
   S.W. Kim, A. Tikhonovsky, J. Hyun, and Y. Park: Program/erase

characteristics of amorphous gallium indium zinc oxide nonvolatile memory. *IEEE Trans. Electron Devices* **55**, 2071 (2008).

- L.F. Abbott and W.G. Regehr: Synaptic computation. *Nature* 431, 796 (2004).
- H. Tian, Q. Guo, Y. Xie, H. Zhao, C. Li, J.J. Cha, F. Xia, and H. Wang: Anisotropic black phosphorus synaptic device for neuromorphic applications. *Adv. Mater.* 28, 4991 (2016).
- 16. J.H. Li and F. Yang: Solution-processable low-voltage and flexible floating-gate memories based on an n-type polymer semiconductor and high-*k* polymer gate dielectrics. *ACS Appl. Mater. Interfaces* 6, 12815 (2014).
- G.H. Seo, D.J. Yun, W.H. Lee, and S.M. Yoon: Atomic-layerdeposition-assisted ZnO nanoparticles for oxide charge-trap memory thin-film transistors. *Nanotechnology* 28, 075202 (2016).
- 18. J.Y. Bark, S.J. Kim, C.W. Byun, S.H. Chi, J.E. Pi, M.K. Ryu, and S.M. Yoon: Effects of thickness and geometric variations in the oxide gate stack on the nonvolatile memory behaviors of charge-trap memory thin-film transistors. *Solid-State Electron*. 111, 153 (2015).
- Z. Ye, Y. Yuan, H. Xu, Y. Liu, J. Luo, and M. Wang: Mechanism and origin of hysteresis in oxide thin-film transistor and its application on 3-D nonvolatile memory. *IEEE Trans. Electron Devices* 64, 438 (2017).
- H.K. Noh, K.J. Chang, B. Ryu, and W.J. Lee: Electronic structure of oxygen-vacancy defects in amorphous In–Ga–Zn–O semiconductors. *Phys. Rev. B* 84, 115205 (2011).

🔳 Journal of Materials Research 🔳 Volume 35 🔳 Issue 7 🔳 Apr 14, 2020 🔳 www.mrs.org/jm