No CrossRef data available.
Article contents
Low Schottky Barrier on N-Type Si for N-Channel Schottky Source/Drain MOSFETs
Published online by Cambridge University Press: 01 February 2011
Abstract
Schottky source/drain (S/D) in Si-CMOS provide an alternative to current approaches in S/D, channel, and gate-stack engineering. The Schottky S/D PMOS has been demonstrated at a number of university and industrial laboratories. The bottleneck for the Schottky S/D NMOS is the fact that none of the common metals or metal silicides has a low enough barrier height (~0.2 eV) on n-type Si. A method to produce low Schottky barriers on n-type Si with common metals including aluminum (Al) and chromium (Cr) is reported in this paper. The interface between metal and Si(100) is engineered at the atomic scale with a monolayer of selenium (Se) to reduce the density of interface states, and the engineered interface shows inertness to chemical and electronic processes at the interface. One consequence of this electronic inertness is that the Schottky barrier is now more dependent on the metal work function. Al and Cr both have work functions very close to the Si electron affinity. It is found that the Schottky barrier of Al on Se-engineered n-type Si(100) is 0.08 eV, and that of Cr is 0.26 eV. These numbers agree well with the ideal Schottky barrier heights for Al and Cr on n-type Si(100), but are significantly different from the barrier heights known for four decades for these metals on n-type Si(100). These results bring new hope for the Schottky S/D NMOS with a metal commonly used in the Si industry.
- Type
- Research Article
- Information
- Copyright
- Copyright © Materials Research Society 2003